High-level Synthesis for FPGAs: Code optimisation strategies for real-time image processing - Université de Bourgogne Accéder directement au contenu
Article Dans Une Revue Journal of Real-Time Image Processing Année : 2018

High-level Synthesis for FPGAs: Code optimisation strategies for real-time image processing

Résumé

High-Level Synthesis (HLS) is a potential solution to increase the productivity of FPGA based real-time image processing development. It allows designers to reap the benefits of hardware implementation directly from the algorithm behaviors specified using C-like languages with high abstraction level. In order to close the performance gap between the manual and HLS based FPGA designs, various code optimization forms are made available in today's HLS tools. This paper proposes a HLS source code and directive manipulation strategy for real-time image processing by taking into account the applying order of different optimization forms. Experiment results demonstrate that our 2 approach can improve more effectively the test implementations comparing to the other optimization strategies.
Fichier principal
Vignette du fichier
template.pdf (1.5 Mo) Télécharger le fichier
Origine : Fichiers produits par l'(les) auteur(s)
Loading...

Dates et versions

hal-01607065 , version 1 (08-12-2017)

Identifiants

Citer

Chao Li, Yanjing Bi, Yannick Benezeth, D. Ginhac, Fan Yang. High-level Synthesis for FPGAs: Code optimisation strategies for real-time image processing. Journal of Real-Time Image Processing, 2018, 14 (3), pp.701-712. ⟨10.1007/s11554-017-0722-3⟩. ⟨hal-01607065⟩
291 Consultations
1345 Téléchargements

Altmetric

Partager

Gmail Facebook X LinkedIn More